[Top][All Lists]
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH v2 2/6] target-i386/translate.c: mov to/from crN/drN
From: |
Matthew Ogilvie |
Subject: |
[Qemu-devel] [PATCH v2 2/6] target-i386/translate.c: mov to/from crN/drN: ignore mod bits |
Date: |
Thu, 23 Aug 2012 00:24:39 -0600 |
>From AMD's documentation (multiple versions of 24594.pdf):
> This instruction is always treated as a register-to-register (MOD = 11)
> instruction, regardless of the encoding of the MOD field in the MODR/M
> byte.
Also, Microport UNIX System V/386 v 2.1 (ca 1987) runs fine on
real Intel 386 and 486 CPU's (at least), but does not run in qemu without
this patch.
Signed-off-by: Matthew Ogilvie <address@hidden>
---
This version of the patch tweaks some of the comments to refer to
AMD's documentation, based on "malc <address@hidden>"'s response to
version 1. It is functionally identical.
====================
target-i386/translate.c | 14 ++++++++++----
1 file changed, 10 insertions(+), 4 deletions(-)
diff --git a/target-i386/translate.c b/target-i386/translate.c
index 7ab2ccb..eb0cabc 100644
--- a/target-i386/translate.c
+++ b/target-i386/translate.c
@@ -7551,8 +7551,11 @@ static target_ulong disas_insn(DisasContext *s,
target_ulong pc_start)
gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
} else {
modrm = cpu_ldub_code(cpu_single_env, s->pc++);
- if ((modrm & 0xc0) != 0xc0)
- goto illegal_op;
+ /* Ignore the mod bits (assume (modrm&0xc0)==0xc0).
+ * AMD documentation (24594.pdf) and testing of
+ * intel 386 and 486 processors all show that the mod bits
+ * are assumed to be 1's, regardless of actual values.
+ */
rm = (modrm & 7) | REX_B(s);
reg = ((modrm >> 3) & 7) | rex_r;
if (CODE64(s))
@@ -7594,8 +7597,11 @@ static target_ulong disas_insn(DisasContext *s,
target_ulong pc_start)
gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
} else {
modrm = cpu_ldub_code(cpu_single_env, s->pc++);
- if ((modrm & 0xc0) != 0xc0)
- goto illegal_op;
+ /* Ignore the mod bits (assume (modrm&0xc0)==0xc0).
+ * AMD documentation (24594.pdf) and testing of
+ * intel 386 and 486 processors all show that the mod bits
+ * are assumed to be 1's, regardless of actual values.
+ */
rm = (modrm & 7) | REX_B(s);
reg = ((modrm >> 3) & 7) | rex_r;
if (CODE64(s))
--
1.7.10.2.484.gcd07cc5
- [Qemu-devel] [PATCH v2 0/6] Running Microport UNIX (ca 1987), Matthew Ogilvie, 2012/08/23
- [Qemu-devel] [PATCH v2 1/6] fix some debug printf format strings, Matthew Ogilvie, 2012/08/23
- [Qemu-devel] [PATCH v2 2/6] target-i386/translate.c: mov to/from crN/drN: ignore mod bits,
Matthew Ogilvie <=
- [Qemu-devel] [PATCH v2 3/6] vl: fix -hdachs/-hda argument order parsing issues, Matthew Ogilvie, 2012/08/23
- [Qemu-devel] [PATCH v2 5/6] vga: add some optional CGA compatibility hacks, Matthew Ogilvie, 2012/08/23
- [Qemu-devel] [PATCH v2 4/6] qemu-options.hx: mention retrace= VGA option, Matthew Ogilvie, 2012/08/23
- [Qemu-devel] [PATCH v2 6/6] i8259: add -no-spurious-interrupt-hack option, Matthew Ogilvie, 2012/08/23