[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [PATCH 2/6] hw/misc: Add NPCM7xx System Global Control Registers dev
From: |
Cédric Le Goater |
Subject: |
Re: [PATCH 2/6] hw/misc: Add NPCM7xx System Global Control Registers device model |
Date: |
Tue, 9 Jun 2020 09:24:28 +0200 |
User-agent: |
Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.8.0 |
On 5/21/20 9:21 PM, Havard Skinnemoen wrote:
> Implement a device model for the System Global Control Registers in the
> NPCM730 and NPCM750 BMC SoCs.
>
> This is primarily used to enable SMP boot (the boot ROM spins reading
> the SCRPAD register); other registers are best effort for now.
>
> The reset values of the MDLR and PWRON registers are determined by the
> SoC variant (730 vs 750) and board straps respectively.
>
> Reviewed-by: Tyrone Ting <kfting@nuvoton.com>
> Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com>
It's nice to have header files on the top and I would have used a list of
#define for NPCM7xxGCRRegisters in npcm7xx_gcr.c. Anyhow :
Reviewed-by: Cédric Le Goater <clg@kaod.org>
C.
> ---
> MAINTAINERS | 8 ++
> hw/misc/Makefile.objs | 1 +
> hw/misc/npcm7xx_gcr.c | 160 ++++++++++++++++++++++++++++++++++
> hw/misc/trace-events | 4 +
> include/hw/misc/npcm7xx_gcr.h | 74 ++++++++++++++++
> 5 files changed, 247 insertions(+)
> create mode 100644 hw/misc/npcm7xx_gcr.c
> create mode 100644 include/hw/misc/npcm7xx_gcr.h
>
> diff --git a/MAINTAINERS b/MAINTAINERS
> index 87a412c229..5b150184ab 100644
> --- a/MAINTAINERS
> +++ b/MAINTAINERS
> @@ -715,6 +715,14 @@ S: Odd Fixes
> F: hw/arm/musicpal.c
> F: docs/system/arm/musicpal.rst
>
> +Nuvoton NPCM7xx
> +M: Havard Skinnemoen <hskinnemoen@google.com>
> +M: Tyrone Ting <kfting@nuvoton.com>
> +L: qemu-arm@nongnu.org
> +S: Supported
> +F: hw/misc/npcm7xx*
> +F: include/hw/misc/npcm7xx*
> +
> nSeries
> M: Andrzej Zaborowski <balrogg@gmail.com>
> M: Peter Maydell <peter.maydell@linaro.org>
> diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs
> index 68aae2eabb..4d83fa337b 100644
> --- a/hw/misc/Makefile.objs
> +++ b/hw/misc/Makefile.objs
> @@ -51,6 +51,7 @@ common-obj-$(CONFIG_IMX) += imx_rngc.o
> common-obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o
> common-obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o
> common-obj-$(CONFIG_MAINSTONE) += mst_fpga.o
> +common-obj-$(CONFIG_NPCM7XX) += npcm7xx_gcr.o
> common-obj-$(CONFIG_OMAP) += omap_clk.o
> common-obj-$(CONFIG_OMAP) += omap_gpmc.o
> common-obj-$(CONFIG_OMAP) += omap_l4.o
> diff --git a/hw/misc/npcm7xx_gcr.c b/hw/misc/npcm7xx_gcr.c
> new file mode 100644
> index 0000000000..cd8690a968
> --- /dev/null
> +++ b/hw/misc/npcm7xx_gcr.c
> @@ -0,0 +1,160 @@
> +/*
> + * Nuvoton NPCM7xx System Global Control Registers.
> + *
> + * Copyright 2020 Google LLC
> + *
> + * This program is free software; you can redistribute it and/or
> + * modify it under the terms of the GNU General Public License
> + * version 2 as published by the Free Software Foundation.
> + *
> + * This program is distributed in the hope that it will be useful,
> + * but WITHOUT ANY WARRANTY; without even the implied warranty of
> + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
> + * GNU General Public License for more details.
> + */
> +
> +#include "qemu/osdep.h"
> +
> +#include "hw/misc/npcm7xx_gcr.h"
> +#include "hw/qdev-properties.h"
> +#include "qemu/log.h"
> +#include "qemu/module.h"
> +#include "qemu/units.h"
> +
> +#include "trace.h"
> +
> +static const uint32_t cold_reset_values[NPCM7XX_GCR_NR_REGS] = {
> + [NPCM7XX_GCR_PDID] = 0x04A92750, /* Poleg A1 */
> + [NPCM7XX_GCR_MISCPE] = 0x0000FFFF,
> + [NPCM7XX_GCR_SPSWC] = 0x00000003,
> + [NPCM7XX_GCR_INTCR] = 0x0000035E,
> + [NPCM7XX_GCR_HIFCR] = 0x0000004E,
> + [NPCM7XX_GCR_RESSR] = 0x80000000,
> + [NPCM7XX_GCR_DSCNT] = 0x000000c0,
> + [NPCM7XX_GCR_DAVCLVLR] = 0x5A00F3CF,
> + [NPCM7XX_GCR_INTCR3] = 0x00001002,
> + [NPCM7XX_GCR_SCRPAD] = 0x00000008,
> + [NPCM7XX_GCR_USB1PHYCTL] = 0x034730E4,
> + [NPCM7XX_GCR_USB2PHYCTL] = 0x034730E4,
> +};
> +
> +static uint64_t npcm7xx_gcr_read(void *opaque, hwaddr offset, unsigned size)
> +{
> + uint32_t reg = offset / sizeof(uint32_t);
> + NPCM7xxGCRState *s = opaque;
> +
> + if (reg >= NPCM7XX_GCR_NR_REGS) {
> + qemu_log_mask(LOG_GUEST_ERROR, "%s: offset 0x%04x out of range\n",
> + __func__, (unsigned int)offset);
> + return 0;
> + }
> +
> + trace_npcm7xx_gcr_read(offset, s->regs[reg]);
> +
> + return s->regs[reg];
> +}
> +
> +static void npcm7xx_gcr_write(void *opaque, hwaddr offset,
> + uint64_t v, unsigned size)
> +{
> + uint32_t reg = offset / sizeof(uint32_t);
> + NPCM7xxGCRState *s = opaque;
> + uint32_t value = v;
> +
> + trace_npcm7xx_gcr_write(offset, value);
> +
> + if (reg >= NPCM7XX_GCR_NR_REGS) {
> + qemu_log_mask(LOG_GUEST_ERROR, "%s: offset 0x%04x out of range\n",
> + __func__, (unsigned int)offset);
> + return;
> + }
> +
> + switch (reg) {
> + case NPCM7XX_GCR_PDID:
> + case NPCM7XX_GCR_PWRON:
> + case NPCM7XX_GCR_INTSR:
> + qemu_log_mask(LOG_GUEST_ERROR, "%s: register @ 0x%04x is
> read-only\n",
> + __func__, (unsigned int)offset);
> + return;
> +
> + case NPCM7XX_GCR_RESSR:
> + case NPCM7XX_GCR_CP2BST:
> + /* Write 1 to clear */
> + value = s->regs[reg] & ~value;
> + break;
> +
> + case NPCM7XX_GCR_RLOCKR1:
> + case NPCM7XX_GCR_MDLR:
> + /* Write 1 to set */
> + value |= s->regs[reg];
> + break;
> + };
> +
> + s->regs[reg] = value;
> +}
> +
> +static const struct MemoryRegionOps npcm7xx_gcr_ops = {
> + .read = npcm7xx_gcr_read,
> + .write = npcm7xx_gcr_write,
> + .endianness = DEVICE_NATIVE_ENDIAN,
DEVICE_LITTLE_ENDIAN
> + .valid = {
> + .min_access_size = 4,
> + .max_access_size = 4,
> + .unaligned = false,
> + },
> +};
> +
> +static void npcm7xx_gcr_enter_reset(Object *obj, ResetType type)
> +{
> + NPCM7xxGCRState *s = NPCM7XX_GCR(obj);
> +
> + QEMU_BUILD_BUG_ON(sizeof(s->regs) != sizeof(cold_reset_values));
> +
> + switch (type) {
> + case RESET_TYPE_COLD:
> + memcpy(s->regs, cold_reset_values, sizeof(s->regs));
> + s->regs[NPCM7XX_GCR_PWRON] = s->reset_pwron;
> + s->regs[NPCM7XX_GCR_MDLR] = s->reset_mdlr;
> + break;
> + }
> +}
> +
> +static void npcm7xx_gcr_init(Object *obj)
> +{
> + NPCM7xxGCRState *s = NPCM7XX_GCR(obj);
> +
> + memory_region_init_io(&s->iomem, obj, &npcm7xx_gcr_ops, s,
> + TYPE_NPCM7XX_GCR, 4 * KiB);
> + sysbus_init_mmio(&s->parent, &s->iomem);
> +}
> +
> +static Property npcm7xx_gcr_properties[] = {
> + DEFINE_PROP_UINT32("disabled-modules", NPCM7xxGCRState, reset_mdlr, 0),
> + DEFINE_PROP_UINT32("power-on-straps", NPCM7xxGCRState, reset_pwron, 0),
> + DEFINE_PROP_END_OF_LIST(),
> +};
> +
> +static void npcm7xx_gcr_class_init(ObjectClass *klass, void *data)
> +{
> + ResettableClass *rc = RESETTABLE_CLASS(klass);
> + DeviceClass *dc = DEVICE_CLASS(klass);
> +
> + dc->desc = "NPCM7xx System Global Control Registers";
> + rc->phases.enter = npcm7xx_gcr_enter_reset;
> +
> + device_class_set_props(dc, npcm7xx_gcr_properties);
> +}
> +
> +static const TypeInfo npcm7xx_gcr_info = {
> + .name = TYPE_NPCM7XX_GCR,
> + .parent = TYPE_SYS_BUS_DEVICE,
> + .instance_size = sizeof(NPCM7xxGCRState),
> + .instance_init = npcm7xx_gcr_init,
> + .class_init = npcm7xx_gcr_class_init,
> +};
> +
> +static void npcm7xx_gcr_register_type(void)
> +{
> + type_register_static(&npcm7xx_gcr_info);
> +}
> +type_init(npcm7xx_gcr_register_type);
> diff --git a/hw/misc/trace-events b/hw/misc/trace-events
> index a5862b2bed..d200438dbf 100644
> --- a/hw/misc/trace-events
> +++ b/hw/misc/trace-events
> @@ -103,6 +103,10 @@ mos6522_set_sr_int(void) "set sr_int"
> mos6522_write(uint64_t addr, uint64_t val) "reg=0x%"PRIx64 " val=0x%"PRIx64
> mos6522_read(uint64_t addr, unsigned val) "reg=0x%"PRIx64 " val=0x%x"
>
> +# npcm7xx_gcr.c
> +npcm7xx_gcr_read(uint64_t offset, uint32_t value) " offset: 0x%04" PRIx64 "
> value: 0x%08" PRIx32
> +npcm7xx_gcr_write(uint64_t offset, uint32_t value) "offset: 0x%04" PRIx64 "
> value: 0x%08" PRIx32
> +
> # stm32f4xx_syscfg
> stm32f4xx_syscfg_set_irq(int gpio, int line, int level) "Interupt: GPIO: %d,
> Line: %d; Level: %d"
> stm32f4xx_pulse_exti(int irq) "Pulse EXTI: %d"
> diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h
> new file mode 100644
> index 0000000000..e74a0e6305
> --- /dev/null
> +++ b/include/hw/misc/npcm7xx_gcr.h
> @@ -0,0 +1,74 @@
> +/*
> + * Nuvoton NPCM7xx System Global Control Registers.
> + *
> + * Copyright 2020 Google LLC
> + *
> + * This program is free software; you can redistribute it and/or
> + * modify it under the terms of the GNU General Public License
> + * version 2 as published by the Free Software Foundation.
> + *
> + * This program is distributed in the hope that it will be useful,
> + * but WITHOUT ANY WARRANTY; without even the implied warranty of
> + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
> + * GNU General Public License for more details.
> + */
> +#ifndef NPCM7XX_GCR_H
> +#define NPCM7XX_GCR_H
> +
> +#include "exec/memory.h"
> +#include "hw/sysbus.h"
> +
> +enum NPCM7xxGCRRegisters {
> + NPCM7XX_GCR_PDID,
> + NPCM7XX_GCR_PWRON,
> + NPCM7XX_GCR_MFSEL1 = 0x0C / sizeof(uint32_t),
> + NPCM7XX_GCR_MFSEL2,
> + NPCM7XX_GCR_MISCPE,
> + NPCM7XX_GCR_SPSWC = 0x038 / sizeof(uint32_t),
> + NPCM7XX_GCR_INTCR,
> + NPCM7XX_GCR_INTSR,
> + NPCM7XX_GCR_HIFCR = 0x050 / sizeof(uint32_t),
> + NPCM7XX_GCR_INTCR2 = 0x060 / sizeof(uint32_t),
> + NPCM7XX_GCR_MFSEL3,
> + NPCM7XX_GCR_SRCNT,
> + NPCM7XX_GCR_RESSR,
> + NPCM7XX_GCR_RLOCKR1,
> + NPCM7XX_GCR_FLOCKR1,
> + NPCM7XX_GCR_DSCNT,
> + NPCM7XX_GCR_MDLR,
> + NPCM7XX_GCR_SCRPAD3,
> + NPCM7XX_GCR_SCRPAD2,
> + NPCM7XX_GCR_DAVCLVLR = 0x098 / sizeof(uint32_t),
> + NPCM7XX_GCR_INTCR3,
> + NPCM7XX_GCR_VSINTR = 0x0AC / sizeof(uint32_t),
> + NPCM7XX_GCR_MFSEL4,
> + NPCM7XX_GCR_CPBPNTR = 0x0C4 / sizeof(uint32_t),
> + NPCM7XX_GCR_CPCTL = 0x0D0 / sizeof(uint32_t),
> + NPCM7XX_GCR_CP2BST,
> + NPCM7XX_GCR_B2CPNT,
> + NPCM7XX_GCR_CPPCTL,
> + NPCM7XX_GCR_I2CSEGSEL,
> + NPCM7XX_GCR_I2CSEGCTL,
> + NPCM7XX_GCR_VSRCR,
> + NPCM7XX_GCR_MLOCKR,
> + NPCM7XX_GCR_SCRPAD = 0x013C / sizeof(uint32_t),
> + NPCM7XX_GCR_USB1PHYCTL,
> + NPCM7XX_GCR_USB2PHYCTL,
> + NPCM7XX_GCR_NR_REGS,
> +};
> +
> +typedef struct NPCM7xxGCRState {
> + SysBusDevice parent;
> +
> + MemoryRegion iomem;
> +
> + uint32_t regs[NPCM7XX_GCR_NR_REGS];
> +
> + uint32_t reset_pwron;
> + uint32_t reset_mdlr;
> +} NPCM7xxGCRState;
> +
> +#define TYPE_NPCM7XX_GCR "npcm7xx-gcr"
> +#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj),
> TYPE_NPCM7XX_GCR)
> +
> +#endif /* NPCM7XX_GCR_H */
>