[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[RFC v5 05/68] target/riscv: rvv-1.0: introduce writable misa.v field
From: |
frank . chang |
Subject: |
[RFC v5 05/68] target/riscv: rvv-1.0: introduce writable misa.v field |
Date: |
Wed, 30 Sep 2020 03:03:40 +0800 |
From: Frank Chang <frank.chang@sifive.com>
Implementations may have a writable misa.v field. Analogous to the way
in which the floating-point unit is handled, the mstatus.vs field may
exist even if misa.v is clear.
Signed-off-by: Frank Chang <frank.chang@sifive.com>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
---
target/riscv/csr.c | 2 +-
1 file changed, 1 insertion(+), 1 deletion(-)
diff --git a/target/riscv/csr.c b/target/riscv/csr.c
index 05aca3243b..9292ee9963 100644
--- a/target/riscv/csr.c
+++ b/target/riscv/csr.c
@@ -552,7 +552,7 @@ static int write_misa(CPURISCVState *env, int csrno,
target_ulong val)
val &= env->misa_mask;
/* Mask extensions that are not supported by QEMU */
- val &= (RVI | RVE | RVM | RVA | RVF | RVD | RVC | RVS | RVU);
+ val &= (RVI | RVE | RVM | RVA | RVF | RVD | RVC | RVS | RVU | RVV);
/* 'D' depends on 'F', so clear 'D' if 'F' is not present */
if ((val & RVD) && !(val & RVF)) {
--
2.17.1
- [RFC v5 00/68] support vector extension v1.0, frank . chang, 2020/09/29
- [RFC v5 01/68] target/riscv: drop vector 0.7.1 and add 1.0 support, frank . chang, 2020/09/29
- [RFC v5 02/68] target/riscv: Use FIELD_EX32() to extract wd field, frank . chang, 2020/09/29
- [RFC v5 03/68] target/riscv: rvv-1.0: add mstatus VS field, frank . chang, 2020/09/29
- [RFC v5 04/68] target/riscv: rvv-1.0: add sstatus VS field, frank . chang, 2020/09/29
- [RFC v5 05/68] target/riscv: rvv-1.0: introduce writable misa.v field,
frank . chang <=
- [RFC v5 07/68] target/riscv: rvv-1.0: remove rvv related codes from fcsr registers, frank . chang, 2020/09/29
- [RFC v5 06/68] target/riscv: rvv-1.0: add translation-time vector context status, frank . chang, 2020/09/29
- [RFC v5 08/68] target/riscv: rvv-1.0: add vcsr register, frank . chang, 2020/09/29
- [RFC v5 09/68] target/riscv: rvv-1.0: add vlenb register, frank . chang, 2020/09/29
- [RFC v5 10/68] target/riscv: rvv-1.0: check MSTATUS_VS when accessing vector csr registers, frank . chang, 2020/09/29
- [RFC v5 11/68] target/riscv: rvv-1.0: remove MLEN calculations, frank . chang, 2020/09/29
- [RFC v5 12/68] target/riscv: rvv-1.0: add fractional LMUL, frank . chang, 2020/09/29
- [RFC v5 13/68] target/riscv: rvv-1.0: add VMA and VTA, frank . chang, 2020/09/29
- [RFC v5 14/68] target/riscv: rvv-1.0: update check functions, frank . chang, 2020/09/29
- [RFC v5 15/68] target/riscv: introduce more imm value modes in translator functions, frank . chang, 2020/09/29