qemu-devel
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [PATCH v2 1/6] target/riscv: Without H-mode mask all HS mode inturru


From: Alistair Francis
Subject: Re: [PATCH v2 1/6] target/riscv: Without H-mode mask all HS mode inturrupts in mie.
Date: Fri, 2 Jun 2023 13:10:39 +1000

On Sat, May 27, 2023 at 2:25 AM Rajnesh Kanwal <rkanwal@rivosinc.com> wrote:
>
> Signed-off-by: Rajnesh Kanwal <rkanwal@rivosinc.com>

Reviewed-by: Alistair Francis <alistair.francis@wdc.com>

Alistair

> ---
>  target/riscv/csr.c | 2 +-
>  1 file changed, 1 insertion(+), 1 deletion(-)
>
> diff --git a/target/riscv/csr.c b/target/riscv/csr.c
> index 4451bd1263..041f0b3e2e 100644
> --- a/target/riscv/csr.c
> +++ b/target/riscv/csr.c
> @@ -1522,7 +1522,7 @@ static RISCVException rmw_mie64(CPURISCVState *env, int 
> csrno,
>      env->mie = (env->mie & ~mask) | (new_val & mask);
>
>      if (!riscv_has_ext(env, RVH)) {
> -        env->mie &= ~((uint64_t)MIP_SGEIP);
> +        env->mie &= ~((uint64_t)HS_MODE_INTERRUPTS);
>      }
>
>      return RISCV_EXCP_NONE;
> --
> 2.25.1
>
>



reply via email to

[Prev in Thread] Current Thread [Next in Thread]