[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v4 07/16] tcg/loongarch64: Lower neg_vec to vneg
From: |
Jiajie Chen |
Subject: |
[PATCH v4 07/16] tcg/loongarch64: Lower neg_vec to vneg |
Date: |
Fri, 8 Sep 2023 10:21:14 +0800 |
Signed-off-by: Jiajie Chen <c@jia.je>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
---
tcg/loongarch64/tcg-target.c.inc | 8 ++++++++
tcg/loongarch64/tcg-target.h | 2 +-
2 files changed, 9 insertions(+), 1 deletion(-)
diff --git a/tcg/loongarch64/tcg-target.c.inc b/tcg/loongarch64/tcg-target.c.inc
index d569e443dd..b36b706e39 100644
--- a/tcg/loongarch64/tcg-target.c.inc
+++ b/tcg/loongarch64/tcg-target.c.inc
@@ -1695,6 +1695,9 @@ static void tcg_out_vec_op(TCGContext *s, TCGOpcode opc,
[TCG_COND_LTU] = {OPC_VSLTI_BU, OPC_VSLTI_HU, OPC_VSLTI_WU,
OPC_VSLTI_DU},
};
LoongArchInsn insn;
+ static const LoongArchInsn neg_vec_insn[4] = {
+ OPC_VNEG_B, OPC_VNEG_H, OPC_VNEG_W, OPC_VNEG_D
+ };
a0 = args[0];
a1 = args[1];
@@ -1793,6 +1796,9 @@ static void tcg_out_vec_op(TCGContext *s, TCGOpcode opc,
case INDEX_op_sub_vec:
tcg_out_addsub_vec(s, vece, a0, a1, a2, const_args[2], false);
break;
+ case INDEX_op_neg_vec:
+ tcg_out32(s, encode_vdvj_insn(neg_vec_insn[vece], a0, a1));
+ break;
case INDEX_op_dupm_vec:
tcg_out_dupm_vec(s, type, vece, a0, a1, a2);
break;
@@ -1818,6 +1824,7 @@ int tcg_can_emit_vec_op(TCGOpcode opc, TCGType type,
unsigned vece)
case INDEX_op_xor_vec:
case INDEX_op_nor_vec:
case INDEX_op_not_vec:
+ case INDEX_op_neg_vec:
return 1;
default:
return 0;
@@ -1995,6 +2002,7 @@ static TCGConstraintSetIndex tcg_target_op_def(TCGOpcode
op)
return C_O1_I2(w, w, w);
case INDEX_op_not_vec:
+ case INDEX_op_neg_vec:
return C_O1_I1(w, w);
default:
diff --git a/tcg/loongarch64/tcg-target.h b/tcg/loongarch64/tcg-target.h
index f9c5cb12ca..64c72d0857 100644
--- a/tcg/loongarch64/tcg-target.h
+++ b/tcg/loongarch64/tcg-target.h
@@ -178,7 +178,7 @@ extern bool use_lsx_instructions;
#define TCG_TARGET_HAS_v256 0
#define TCG_TARGET_HAS_not_vec 1
-#define TCG_TARGET_HAS_neg_vec 0
+#define TCG_TARGET_HAS_neg_vec 1
#define TCG_TARGET_HAS_abs_vec 0
#define TCG_TARGET_HAS_andc_vec 1
#define TCG_TARGET_HAS_orc_vec 1
--
2.42.0
- [PATCH v4 00/16] Lower TCG vector ops to LSX, Jiajie Chen, 2023/09/07
- [PATCH v4 03/16] tcg: pass vece to tcg_target_const_match(), Jiajie Chen, 2023/09/07
- [PATCH v4 04/16] tcg/loongarch64: Lower cmp_vec to vseq/vsle/vslt, Jiajie Chen, 2023/09/07
- [PATCH v4 02/16] tcg/loongarch64: Lower basic tcg vec ops to LSX, Jiajie Chen, 2023/09/07
- [PATCH v4 01/16] tcg/loongarch64: Import LSX instructions, Jiajie Chen, 2023/09/07
- [PATCH v4 05/16] tcg/loongarch64: Lower add/sub_vec to vadd/vsub, Jiajie Chen, 2023/09/07
- [PATCH v4 06/16] tcg/loongarch64: Lower vector bitwise operations, Jiajie Chen, 2023/09/07
- [PATCH v4 07/16] tcg/loongarch64: Lower neg_vec to vneg,
Jiajie Chen <=
- [PATCH v4 08/16] tcg/loongarch64: Lower mul_vec to vmul, Jiajie Chen, 2023/09/07
- [PATCH v4 09/16] tcg/loongarch64: Lower vector min max ops, Jiajie Chen, 2023/09/07
- [PATCH v4 10/16] tcg/loongarch64: Lower vector saturated ops, Jiajie Chen, 2023/09/07
- [PATCH v4 11/16] tcg/loongarch64: Lower vector shift vector ops, Jiajie Chen, 2023/09/07
- [PATCH v4 12/16] tcg/loongarch64: Lower bitsel_vec to vbitsel, Jiajie Chen, 2023/09/07
- [PATCH v4 13/16] tcg/loongarch64: Lower vector shift integer ops, Jiajie Chen, 2023/09/07
- [PATCH v4 14/16] tcg/loongarch64: Lower rotv_vec ops to LSX, Jiajie Chen, 2023/09/07
- [PATCH v4 15/16] tcg/loongarch64: Lower rotli_vec to vrotri, Jiajie Chen, 2023/09/07
- [PATCH v4 16/16] tcg/loongarch64: Implement 128-bit load & store, Jiajie Chen, 2023/09/07