[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PULL 10/29] hw/core: Check smp cache topology support for machine
From: |
Philippe Mathieu-Daudé |
Subject: |
[PULL 10/29] hw/core: Check smp cache topology support for machine |
Date: |
Tue, 5 Nov 2024 22:47:08 +0000 |
From: Zhao Liu <zhao1.liu@intel.com>
Add cache_supported flags in SMPCompatProps to allow machines to
configure various caches support.
And check the compatibility of the cache properties with the
machine support in machine_parse_smp_cache().
Signed-off-by: Zhao Liu <zhao1.liu@intel.com>
Tested-by: Yongwei Ma <yongwei.ma@intel.com>
Reviewed-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
Message-ID: <20241101083331.340178-5-zhao1.liu@intel.com>
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
---
include/hw/boards.h | 3 +++
hw/core/machine-smp.c | 41 +++++++++++++++++++++++++++++++++++++++++
2 files changed, 44 insertions(+)
diff --git a/include/hw/boards.h b/include/hw/boards.h
index b3a8064ccc9..edf1a8ca1c4 100644
--- a/include/hw/boards.h
+++ b/include/hw/boards.h
@@ -153,6 +153,8 @@ typedef struct {
* @books_supported - whether books are supported by the machine
* @drawers_supported - whether drawers are supported by the machine
* @modules_supported - whether modules are supported by the machine
+ * @cache_supported - whether cache (l1d, l1i, l2 and l3) configuration are
+ * supported by the machine
*/
typedef struct {
bool prefer_sockets;
@@ -162,6 +164,7 @@ typedef struct {
bool books_supported;
bool drawers_supported;
bool modules_supported;
+ bool cache_supported[CACHE_LEVEL_AND_TYPE__MAX];
} SMPCompatProps;
/**
diff --git a/hw/core/machine-smp.c b/hw/core/machine-smp.c
index c6d90cd6d41..ebb7a134a7b 100644
--- a/hw/core/machine-smp.c
+++ b/hw/core/machine-smp.c
@@ -261,10 +261,32 @@ void machine_parse_smp_config(MachineState *ms,
}
}
+static bool machine_check_topo_support(MachineState *ms,
+ CpuTopologyLevel topo,
+ Error **errp)
+{
+ MachineClass *mc = MACHINE_GET_CLASS(ms);
+
+ if ((topo == CPU_TOPOLOGY_LEVEL_MODULE &&
!mc->smp_props.modules_supported) ||
+ (topo == CPU_TOPOLOGY_LEVEL_CLUSTER &&
!mc->smp_props.clusters_supported) ||
+ (topo == CPU_TOPOLOGY_LEVEL_DIE && !mc->smp_props.dies_supported) ||
+ (topo == CPU_TOPOLOGY_LEVEL_BOOK && !mc->smp_props.books_supported) ||
+ (topo == CPU_TOPOLOGY_LEVEL_DRAWER &&
!mc->smp_props.drawers_supported)) {
+ error_setg(errp,
+ "Invalid topology level: %s. "
+ "The topology level is not supported by this machine",
+ CpuTopologyLevel_str(topo));
+ return false;
+ }
+
+ return true;
+}
+
bool machine_parse_smp_cache(MachineState *ms,
const SmpCachePropertiesList *caches,
Error **errp)
{
+ MachineClass *mc = MACHINE_GET_CLASS(ms);
const SmpCachePropertiesList *node;
DECLARE_BITMAP(caches_bitmap, CACHE_LEVEL_AND_TYPE__MAX);
@@ -283,6 +305,25 @@ bool machine_parse_smp_cache(MachineState *ms,
set_bit(node->value->cache, caches_bitmap);
}
+ for (int i = 0; i < CACHE_LEVEL_AND_TYPE__MAX; i++) {
+ const SmpCacheProperties *props = &ms->smp_cache.props[i];
+
+ /*
+ * Reject non "default" topology level if the cache isn't
+ * supported by the machine.
+ */
+ if (props->topology != CPU_TOPOLOGY_LEVEL_DEFAULT &&
+ !mc->smp_props.cache_supported[props->cache]) {
+ error_setg(errp,
+ "%s cache topology not supported by this machine",
+ CacheLevelAndType_str(node->value->cache));
+ return false;
+ }
+
+ if (!machine_check_topo_support(ms, props->topology, errp)) {
+ return false;
+ }
+ }
return true;
}
--
2.45.2
- [PULL 02/29] hw/microblaze: Deprecate big-endian petalogix-ml605 & xlnx-zynqmp-pmu, (continued)
- [PULL 02/29] hw/microblaze: Deprecate big-endian petalogix-ml605 & xlnx-zynqmp-pmu, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 03/29] hw/microblaze/s3adsp1800: Explicit CPU endianness, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 04/29] hw/microblaze/s3adsp1800: Rename unimplemented MMIO region as xps_gpio, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 05/29] hw/microblaze/s3adsp1800: Declare machine type using DEFINE_TYPES macro, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 06/29] hw/core/machine: Add missing 'units.h' and 'error-report.h' headers, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 07/29] i386/cpu: Don't enumerate the "invalid" CPU topology level, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 08/29] hw/core: Make CPU topology enumeration arch-agnostic, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 09/29] qapi/qom: Define cache enumeration and properties for machine, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 10/29] hw/core: Check smp cache topology support for machine,
Philippe Mathieu-Daudé <=
- [PULL 11/29] hw/core: Add a helper to check the cache topology level, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 12/29] hw/ppc/e500: Prefer QOM cast, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 13/29] hw/ppc/e500: Remove unused "irqs" parameter, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 14/29] hw/ppc/e500: Add missing device tree properties to i2c controller node, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 15/29] hw/ppc/mpc8544_guts: Populate POR PLL ratio status register, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 17/29] hw/i2c/mpc_i2c: Prefer DEFINE_TYPES() macro, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 18/29] hw/pci-host/ppce500: Reuse TYPE_PPC_E500_PCI_BRIDGE define, Philippe Mathieu-Daudé, 2024/11/05
- [PULL 21/29] hw/net/fsl_etsec/etsec: Prefer DEFINE_TYPES() macro, Philippe Mathieu-Daudé, 2024/11/05