[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH 02/26] target/riscv: cpu: store max SATP mode as a single integer
From: |
Paolo Bonzini |
Subject: |
[PATCH 02/26] target/riscv: cpu: store max SATP mode as a single integer |
Date: |
Mon, 12 May 2025 11:52:02 +0200 |
The maximum available SATP mode implies all the shorter virtual address sizes.
Store it in RISCVCPUConfig and avoid recomputing it via satp_mode_max_from_map.
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
---
target/riscv/cpu_cfg.h | 1 +
target/riscv/cpu.c | 11 +++++------
target/riscv/tcg/tcg-cpu.c | 3 ++-
3 files changed, 8 insertions(+), 7 deletions(-)
diff --git a/target/riscv/cpu_cfg.h b/target/riscv/cpu_cfg.h
index cfe371b829d..c8ea5cdc870 100644
--- a/target/riscv/cpu_cfg.h
+++ b/target/riscv/cpu_cfg.h
@@ -196,6 +196,7 @@ struct RISCVCPUConfig {
bool short_isa_string;
+ int8_t max_satp_mode;
RISCVSATPMap satp_mode;
};
diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c
index 0f7ce5305be..32c283a6628 100644
--- a/target/riscv/cpu.c
+++ b/target/riscv/cpu.c
@@ -446,6 +446,7 @@ static void set_satp_mode_max_supported(RISCVCPU *cpu,
}
assert(cpu->cfg.satp_mode.supported & (1 << satp_mode));
+ cpu->cfg.max_satp_mode = satp_mode;
}
/* Set the satp mode to the max supported */
@@ -1172,16 +1173,13 @@ static void riscv_cpu_disas_set_info(CPUState *s,
disassemble_info *info)
static void riscv_cpu_satp_mode_finalize(RISCVCPU *cpu, Error **errp)
{
bool rv32 = riscv_cpu_is_32bit(cpu);
- uint8_t satp_mode_map_max, satp_mode_supported_max;
+ uint8_t satp_mode_map_max;
/* The CPU wants the OS to decide which satp mode to use */
if (cpu->cfg.satp_mode.supported == 0) {
return;
}
- satp_mode_supported_max =
- satp_mode_max_from_map(cpu->cfg.satp_mode.supported);
-
if (cpu->cfg.satp_mode.map == 0) {
if (cpu->cfg.satp_mode.init == 0) {
/* If unset by the user, we fallback to the default satp mode. */
@@ -1210,10 +1208,10 @@ static void riscv_cpu_satp_mode_finalize(RISCVCPU *cpu,
Error **errp)
satp_mode_map_max = satp_mode_max_from_map(cpu->cfg.satp_mode.map);
/* Make sure the user asked for a supported configuration (HW and qemu) */
- if (satp_mode_map_max > satp_mode_supported_max) {
+ if (satp_mode_map_max > cpu->cfg.max_satp_mode) {
error_setg(errp, "satp_mode %s is higher than hw max capability %s",
satp_mode_str(satp_mode_map_max, rv32),
- satp_mode_str(satp_mode_supported_max, rv32));
+ satp_mode_str(cpu->cfg.max_satp_mode, rv32));
return;
}
@@ -1473,6 +1471,7 @@ static void riscv_cpu_init(Object *obj)
cpu->cfg.cbop_blocksize = 64;
cpu->cfg.cboz_blocksize = 64;
cpu->env.vext_ver = VEXT_VERSION_1_00_0;
+ cpu->cfg.max_satp_mode = -1;
}
static void riscv_bare_cpu_init(Object *obj)
diff --git a/target/riscv/tcg/tcg-cpu.c b/target/riscv/tcg/tcg-cpu.c
index 55e00972b79..ab8659f3044 100644
--- a/target/riscv/tcg/tcg-cpu.c
+++ b/target/riscv/tcg/tcg-cpu.c
@@ -816,8 +816,9 @@ static bool riscv_cpu_validate_profile_satp(RISCVCPU *cpu,
RISCVCPUProfile *profile,
bool send_warn)
{
- int satp_max = satp_mode_max_from_map(cpu->cfg.satp_mode.supported);
+ int satp_max = cpu->cfg.max_satp_mode;
+ assert(satp_max >= 0);
if (profile->satp_mode > satp_max) {
if (send_warn) {
bool is_32bit = riscv_cpu_is_32bit(cpu);
--
2.49.0
- [PATCH v5 00/26] target/riscv: SATP mode and CPU definition overhaul, Paolo Bonzini, 2025/05/12
- [PATCH 01/26] target/riscv: assert argument to set_satp_mode_max_supported is valid, Paolo Bonzini, 2025/05/12
- [PATCH 02/26] target/riscv: cpu: store max SATP mode as a single integer,
Paolo Bonzini <=
- [PATCH 03/26] target/riscv: update max_satp_mode based on QOM properties, Paolo Bonzini, 2025/05/12
- [PATCH 05/26] target/riscv: move satp_mode.{map, init} out of CPUConfig, Paolo Bonzini, 2025/05/12
- [PATCH 07/26] target/riscv: store RISCVCPUDef struct directly in the class, Paolo Bonzini, 2025/05/12
- [PATCH 09/26] target/riscv: move RISCVCPUConfig fields to a header file, Paolo Bonzini, 2025/05/12
- [PATCH 06/26] target/riscv: introduce RISCVCPUDef, Paolo Bonzini, 2025/05/12
- [PATCH 04/26] target/riscv: remove supported from RISCVSATPMap, Paolo Bonzini, 2025/05/12
- [PATCH 11/26] target/riscv: add more RISCVCPUDef fields, Paolo Bonzini, 2025/05/12
- [PATCH 08/26] target/riscv: merge riscv_cpu_class_init with the class_base function, Paolo Bonzini, 2025/05/12