[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH v3 12/16] target-arm: A64: Correct updates to FAR an
From: |
Edgar E. Iglesias |
Subject: |
[Qemu-devel] [PATCH v3 12/16] target-arm: A64: Correct updates to FAR and ESR on exceptions |
Date: |
Tue, 17 Jun 2014 18:45:42 +1000 |
From: "Edgar E. Iglesias" <address@hidden>
Not all exception types update both FAR and ESR.
Reviewed-by: Alex Bennée <address@hidden>
Reviewed-by: Greg Bellows <address@hidden>
Signed-off-by: Edgar E. Iglesias <address@hidden>
---
target-arm/helper-a64.c | 6 ++----
1 file changed, 2 insertions(+), 4 deletions(-)
diff --git a/target-arm/helper-a64.c b/target-arm/helper-a64.c
index 4be0784..cf8ce1e 100644
--- a/target-arm/helper-a64.c
+++ b/target-arm/helper-a64.c
@@ -466,18 +466,16 @@ void aarch64_cpu_do_interrupt(CPUState *cs)
env->exception.syndrome);
}
- env->cp15.esr_el[new_el] = env->exception.syndrome;
- env->cp15.far_el[new_el] = env->exception.vaddress;
-
switch (cs->exception_index) {
case EXCP_PREFETCH_ABORT:
case EXCP_DATA_ABORT:
+ env->cp15.far_el[new_el] = env->exception.vaddress;
qemu_log_mask(CPU_LOG_INT, "...with FAR 0x%" PRIx64 "\n",
env->cp15.far_el[new_el]);
- break;
case EXCP_BKPT:
case EXCP_UDEF:
case EXCP_SWI:
+ env->cp15.esr_el[new_el] = env->exception.syndrome;
break;
case EXCP_IRQ:
addr += 0x80;
--
1.8.3.2
- [Qemu-devel] [PATCH v3 04/16] target-arm: Make far_el1 an array, (continued)
- [Qemu-devel] [PATCH v3 04/16] target-arm: Make far_el1 an array, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 05/16] target-arm: Add ESR_EL2 and 3, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 06/16] target-arm: Add FAR_EL2 and 3, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 07/16] target-arm: Add HCR_EL2, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 08/16] target-arm: Add SCR_EL3, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 09/16] target-arm: A64: Refactor aarch64_cpu_do_interrupt, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 10/16] target-arm: Break out exception masking to a separate func, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 11/16] target-arm: Don't take interrupts targeting lower ELs, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 12/16] target-arm: A64: Correct updates to FAR and ESR on exceptions,
Edgar E. Iglesias <=
- [Qemu-devel] [PATCH v3 13/16] target-arm: A64: Emulate the HVC insn, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 14/16] target-arm: A64: Emulate the SMC insn, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 15/16] target-arm: Add IRQ and FIQ routing to EL2 and 3, Edgar E. Iglesias, 2014/06/17
- [Qemu-devel] [PATCH v3 16/16] target-arm: Add support for VIRQ and VFIQ, Edgar E. Iglesias, 2014/06/17
- Re: [Qemu-devel] [PATCH v3 00/16] target-arm: Parts of the AArch64 EL2/3 exception model, Greg Bellows, 2014/06/23