[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v10 57/61] target/riscv: floating-point scalar move instructions
From: |
LIU Zhiwei |
Subject: |
[PATCH v10 57/61] target/riscv: floating-point scalar move instructions |
Date: |
Sat, 20 Jun 2020 12:36:57 +0800 |
Signed-off-by: LIU Zhiwei <zhiwei_liu@c-sky.com>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
---
target/riscv/insn32.decode | 3 ++
target/riscv/insn_trans/trans_rvv.inc.c | 49 +++++++++++++++++++++++++
2 files changed, 52 insertions(+)
diff --git a/target/riscv/insn32.decode b/target/riscv/insn32.decode
index e06c0ffc22..17288a3c95 100644
--- a/target/riscv/insn32.decode
+++ b/target/riscv/insn32.decode
@@ -72,6 +72,7 @@
@r2_vm ...... vm:1 ..... ..... ... ..... ....... &rmr %rs2 %rd
@r1_vm ...... vm:1 ..... ..... ... ..... ....... %rd
@r_nfvm ... ... vm:1 ..... ..... ... ..... ....... &rnfvm %nf %rs2 %rs1 %rd
+@r2rd ....... ..... ..... ... ..... ....... %rs2 %rd
@r_vm ...... vm:1 ..... ..... ... ..... ....... &rmrr %rs2 %rs1 %rd
@r_vm_1 ...... . ..... ..... ... ..... ....... &rmrr vm=1 %rs2 %rs1 %rd
@r_vm_0 ...... . ..... ..... ... ..... ....... &rmrr vm=0 %rs2 %rs1 %rd
@@ -565,6 +566,8 @@ viota_m 010110 . ..... 10000 010 ..... 1010111
@r2_vm
vid_v 010110 . 00000 10001 010 ..... 1010111 @r1_vm
vext_x_v 001100 1 ..... ..... 010 ..... 1010111 @r
vmv_s_x 001101 1 00000 ..... 110 ..... 1010111 @r2
+vfmv_f_s 001100 1 ..... 00000 001 ..... 1010111 @r2rd
+vfmv_s_f 001101 1 00000 ..... 101 ..... 1010111 @r2
vsetvli 0 ........... ..... 111 ..... 1010111 @r2_zimm
vsetvl 1000000 ..... ..... 111 ..... 1010111 @r
diff --git a/target/riscv/insn_trans/trans_rvv.inc.c
b/target/riscv/insn_trans/trans_rvv.inc.c
index e67eff0a7f..884ad910b1 100644
--- a/target/riscv/insn_trans/trans_rvv.inc.c
+++ b/target/riscv/insn_trans/trans_rvv.inc.c
@@ -2709,3 +2709,52 @@ static bool trans_vmv_s_x(DisasContext *s, arg_vmv_s_x
*a)
}
return false;
}
+
+/* Floating-Point Scalar Move Instructions */
+static bool trans_vfmv_f_s(DisasContext *s, arg_vfmv_f_s *a)
+{
+ if (!s->vill && has_ext(s, RVF) &&
+ (s->mstatus_fs != 0) && (s->sew != 0)) {
+ unsigned int len = 8 << s->sew;
+
+ vec_element_loadi(s, cpu_fpr[a->rd], a->rs2, 0);
+ if (len < 64) {
+ tcg_gen_ori_i64(cpu_fpr[a->rd], cpu_fpr[a->rd],
+ MAKE_64BIT_MASK(len, 64 - len));
+ }
+
+ mark_fs_dirty(s);
+ return true;
+ }
+ return false;
+}
+
+/* vfmv.s.f vd, rs1 # vd[0] = rs1 (vs2=0) */
+static bool trans_vfmv_s_f(DisasContext *s, arg_vfmv_s_f *a)
+{
+ if (!s->vill && has_ext(s, RVF) && (s->sew != 0)) {
+ TCGv_i64 t1;
+ /* The instructions ignore LMUL and vector register group. */
+ uint32_t vlmax = s->vlen >> 3;
+
+ /* if vl == 0, skip vector register write back */
+ TCGLabel *over = gen_new_label();
+ tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_vl, 0, over);
+
+ /* zeroed all elements */
+ tcg_gen_gvec_dup_imm(SEW64, vreg_ofs(s, a->rd), vlmax, vlmax, 0);
+
+ /* NaN-box f[rs1] as necessary for SEW */
+ t1 = tcg_temp_new_i64();
+ if (s->sew == MO_64 && !has_ext(s, RVD)) {
+ tcg_gen_ori_i64(t1, cpu_fpr[a->rs1], MAKE_64BIT_MASK(32, 32));
+ } else {
+ tcg_gen_mov_i64(t1, cpu_fpr[a->rs1]);
+ }
+ vec_element_storei(s, a->rd, 0, t1);
+ tcg_temp_free_i64(t1);
+ gen_set_label(over);
+ return true;
+ }
+ return false;
+}
--
2.23.0
- [PATCH v10 47/61] target/riscv: vector single-width floating-point reduction instructions, (continued)
- [PATCH v10 47/61] target/riscv: vector single-width floating-point reduction instructions, LIU Zhiwei, 2020/06/20
- [PATCH v10 48/61] target/riscv: vector widening floating-point reduction instructions, LIU Zhiwei, 2020/06/20
- [PATCH v10 49/61] target/riscv: vector mask-register logical instructions, LIU Zhiwei, 2020/06/20
- [PATCH v10 50/61] target/riscv: vector mask population count vmpopc, LIU Zhiwei, 2020/06/20
- [PATCH v10 51/61] target/riscv: vmfirst find-first-set mask bit, LIU Zhiwei, 2020/06/20
- [PATCH v10 52/61] target/riscv: set-X-first mask bit, LIU Zhiwei, 2020/06/20
- [PATCH v10 53/61] target/riscv: vector iota instruction, LIU Zhiwei, 2020/06/20
- [PATCH v10 54/61] target/riscv: vector element index instruction, LIU Zhiwei, 2020/06/20
- [PATCH v10 55/61] target/riscv: integer extract instruction, LIU Zhiwei, 2020/06/20
- [PATCH v10 56/61] target/riscv: integer scalar move instruction, LIU Zhiwei, 2020/06/20
- [PATCH v10 57/61] target/riscv: floating-point scalar move instructions,
LIU Zhiwei <=
- [PATCH v10 58/61] target/riscv: vector slide instructions, LIU Zhiwei, 2020/06/20
- [PATCH v10 59/61] target/riscv: vector register gather instruction, LIU Zhiwei, 2020/06/20
- [PATCH v10 60/61] target/riscv: vector compress instruction, LIU Zhiwei, 2020/06/20
- [PATCH v10 61/61] target/riscv: configure and turn on vector extension from command line, LIU Zhiwei, 2020/06/20